

# Course 10

# **Debugging Tools**

# **Table of Contents**

| Overview          | 3  |
|-------------------|----|
| Design Browser    | 3  |
| Structure tab     | 3  |
| Object Viewer     | 5  |
| Structure Find    |    |
| Code Browser      | 6  |
| Watch Window      | 7  |
| Call Stack Window |    |
| Memory Viewer     | 8  |
| Process Viewer    |    |
| Assertion Viewer  | 10 |
| C Code Debug      | 11 |

# **Overview**

Active-HDL users have access o a rich set of debugging tools that enables quick ways to detect and diagnose design issues. Many of the debugging tools have their own GUI windows that can be accessed from menu **View** as shown below:



**Figure 1 Debugging Tools** 

# **Design Browser**

Active-HDL provides a set of dedicated windows that allow displaying, analyzing, browsing, and exploring a design hierarchy. The following windows can be used while debugging your design or viewing its structure:

- Structure tab of design Browser
- Object Viewer

## **Structure tab**

The **Structure** window displays a hierarchy of an elaborated design. The window presents a hierarchy of VHDL, Verilog, EDIF, or SystemC designs.

The **Structure** window allows you to view:

- Hierarchy of the currently simulated design.
- Structure of any project in the off-line simulation mode.





Figure 2 Design Browser

If a statement has no label in source code, the Structure tab displays a substitute label automatically assigned by the simulator, for example @ASSIGN#28\_0@, as shown below.





Figure 3 Labels in Structure Tab

# **Object Viewer**

The **Object Viewer** window shows design objects (ports, signals, nets, generics, parameters, constants, variables, etc.) coming from a design region specified in the Hierarchy Viewer.

The object types along with additional information are presented in a tabular format.

The following columns can be enabled in the Object Viewer window:

Name

It displays the name and attribute (type) of the object.

Value

It displays the current value of the object.

Type

This Column displays the type of the object.

Last Event Time

It displays the time of the last event. This column is used only for signals, nets, and registers.



Figure 4 Object viewer



#### **Structure Find**

The **Structure Find** is very useful when searching for design units (nodes) and objects through a project hierarchy selected in the Hierarchy Viewer. The shortcut to bring the tool up is to set the focus in the Structure tab and right click on any instance and click Find.



## Figure 5 Find in Structure Tab

You can search Port/Signal, Entity/Module and Component instance.

## **Code Browser**

The Code Browser is a tool that presents the structure of source code being currently open in the **HDL Editor** window and allows conveniently navigating through source code. Double-clicking an item in the Code Browser scrolls the HDL Editor window and places the insertion point in the corresponding line of code. This feature is especially useful for source files containing hundreds of lines of code. On the other hand, when you edit a section of source code, the edited item can be automatically expanded and highlighted bold in the Code Browser. To enable this functionality, select the **Synchronize with HDL Editor | Code Browser** section of the **Preferences** dialog box.

The Code Browser also performs an on-the-fly source code analysis and provides you with preliminary information on correctness of your code. Refer to the Source Code Analysis section of Code Browser in help file for more information.

To open the Code Browser, click the Code Browser button on the toolbar.





#### Figure 6 Code Browser

As shown in the figure above, the Code Browser presents **design units** along with their contents in a **structured manner**. The items presented in the window contain **design entities**, **architectures**, **included libraries**, **declarations of types**, **functions**, **signals**, **ports**, etc. Each item is nested under the entity or architecture it belongs to. You can expand or collapse selected nodes by clicking the expand/collapse boxes displayed at the nodes.

**NOTE:** The source code analysis may impact the performance of opening designs and files. If you are not going to use the Code Browser during your daily work, use the default values of options in **Preferences | Editors | HDL Editor | Code Browser** as shown in above image. Otherwise, when using code browser constantly, in order to minimize the performance impact on design and file operations, set the Background compilation option to Always. It slows down opening the design, but you save time on opening subsequent files. As of now Code Browser is for VHDL only.

## **Watch Window**

The Watch window is a tool for displaying values of both HDL/SystemC objects and C/C++ variables. Values of HDL/SystemC objects such as ports, signals, nets, or registers are displayed when the debugger is in the HDL scope. When you step from HDL to C/C++/SystemC code, the debugger and the Watch window switch to the C/C++ scope and show C/C++ variables.

The Watch Window can also be used when no simulation is running and simulation results have been loaded from .asdb files. The functionality of the Watch window is then limited to showing values of signals recorded in the simulation database (.asdb).

The Watch window is empty when it is first displayed. There are several ways to add objects to the Watch window:

Drag a signal from Object Viewer and Structure tab.

Rev.1



- Use the Add to | Watch command from the pop-up menu.
- Use the add watch macro command followed by a signal name. Wild cards are allowed.

The Watch window uses a grid consisting of seven columns: **Name**, **Value**, **Last Value**, **Type**, and **Last Event Time**.



Figure 7 Watch Window

## **Call Stack Window**

The Call Stack window in Active-HDL can show:

- A call stack of HDL subprograms including processes, VHDL procedures and functions, and Verilog tasks and functions.
- A call stack of C/C++ function calls.

The contents of the Call Stack window depend on the current execution context. If the simulation has been halted in HDL code, an HDL call stack will be shown. If you step through C/C++ code or a C/C++ code breakpoint has been hit, the Call Stack window will show a call stack of C/C++ function calls.



Figure 8 Call Stack Window

# **Memory Viewer**

The Memory Viewer is a tool for viewing and manipulating contents of memories. The Memory Viewer shows memories in a spreadsheet-like grid where each cell in the grid corresponds to one memory cell.

Rev.1



The Memory Viewer can display contents of memories defined in the currently simulated design as well as contents of files with memory initialization data. Both types of memories (design objects and files) can be edited in the viewer. A memory file can be used for setting values of memory cells in the simulated model.

An easy way to add objects into Memory Viewer is to right click on the item in Object Viewer and select to Add to Memory View.



Figure 9 Adding objects to Memory Viewer

The display mode (radix, notation, etc.) for values displayed in memory cells can be adjusted. Likewise, you can modify the number of memory cells displayed in each row in the Memory Viewer window. Memories displayed in the Memory Viewer can be searched. You can search for specific values or use wildcards or regular expressions for more advanced searches. You can also go to a specific address in the memory.



**Figure 10 Memory Viewer** 

## **Process Viewer**

The **Process Viewer** is a tool that displays a flat list of all processes in the simulated model. The term process is used here to mean:

- In VHDL: process statements, concurrent signal assignment statements, concurrent assertion statements and concurrent procedure call statements
- In Verilog: continuous assignment statements, initial and always procedural blocks, and primitives

The Process Viewer can only be used after simulation has been initialized.





The processes are executed in the order they appear in the window, starting from the top-most one. The yellow bar and the Active label indicate the process currently being executed. You can manually reorder the list of pending processes and change their execution order.

The list of processes is divided into three columns, which show the label, hierarchical path and status of each process. For processes without explicit labels, the compiler generates pseudo-labels, which include the number of the source file line in which a process is located (e.g., line\_\_12). In the case of processes declared within generate statements, their labels are modified by a suffix showing the instance number.



**Figure 11 Processes Viewer** 

## **Assertion Viewer**

The Assertion Viewer window shows two types of OVA, PSL, and SystemVerilog objects:

- assertions
- cover statements (covers for short)

Statistics gathered for these objects during simulation are presented on separate tabs. The **Assertions** tab displays statistics for assertions while **Covers** for the cover statements used in a design. The information provided by the viewer includes names, signals used in each assertion/cover, values, execution counts etc.

The Assertion Viewer can be started after the initialization of simulation by using the **Assertion Viewer** option from the **View** menu or the view assert macro command. The **Assertion Viewer** window is shown below.





**Figure 12 Assertion Viewer** 

# C Code Debug

The **C Code Debug** option is a feature that allows designers to debug PLI, VHPI, DPI, SystemC, or C/C++ source code with the open-source **gdb** debugger. During the debugging session, the simulator running in the batch mode (VSimSA) is loaded to the debugger.

The simulation of the design along with the VHPI/PLI/DPI application using the DLL file is performed within the VSimSA simulator through the built-in VHPI/PLI interface. The installation of Active-HDL provides the complete set of tools needed to compile and debug C/C++ code. Since the VSimSA simulator is loaded to the **gdb** environment, the VHPI/PLI application can be debugged by using debugging features built-in to the **HDL Editor** and **C Code Debug** windows while the simulator's output can be observed in the VSimSA window. The simulation results also can be observed in the Accelerated Waveform window

**NOTES:** In order to use the **C Code Debug** option, the license for the batch mode simulation (VSimSA) is required. This feature may be unavailable in some editions of Active-HDL. To enable the debug, -g3 should be added to the compilation options in the **C/C++ Configuration** dialog box.

The **C Code Debug** option is available in the **View** menu or the main toolbar.





Figure 13 C Code Debug

The **C Code Debug** window provides the graphical interface that allows you to perform basic debugging operations. Before you start debugging, you need to specify settings for the debug session (To do so, go to the **Design** menu and choose the **Settings** option. Next, select the **C Code Debug Settings** category in the **Design Settings** dialog box). After you have specified all settings, you can initialize the debugging session by choosing the **Initialize C Code Debug** option from the **Simulation** menu or issue the cdebug command in the **Console** window. This starts the debugging session, which allows displaying a list of source code files in the **Source Code** tab, loading them into the HDL Editor window by double-clicking the selected file, inserting breakpoints (F9), and tracing the C/C++ source code by using the **Trace Into**, **Trace Over**, or **Trace Out** options. The **Run For** (F5) option allows you to continue the debugging session after a breakpoint has been reached. You can also issue the gdb command with parameters from the **Console** window to control the debugging session. The **Console** window also allows you to pass GDB commands to the debugger e.g. set a code breakpoint in a C source code (for example: gdb break 86). If you set the breakpoint by using the gdb command, the list of code breakpoints in the **Breakpoints** dialog box will be also updated.

Additionally, the **Call Stack** tab allows you to view detailed information on subprograms and selected call stack objects declared in the C/C++ code along with their values. In the **C Code Debug** window, you can also switch to the **Watch** tab that allows you to insert, edit, and remove variables being watched during the debugging session.





Figure 14 C Code Debug – Watch window